# **ABC and ABmC Entering HWMCC'08**

Robert Brayton Michael Case Aaron Hurst Alan Mishchenko

Department of Electrical Engineering & Computer Sciences, University of California, Berkeley {brayton, casem, ahurst, alanmi}@eecs.berkeley.edu

#### May 30, 2008

## Abstract

This white paper outlines the unbounded and bounded model checkers (ABC and ABmC, respectively) entering Hardware Model Checking Competition 2008 (HWMCC'08), organized as a satellite event to the 20th International Conference on Computer-Aided Verification (CAV'08) held in Princeton, USA, on July 7-14, 2008.

## Description

Our model checkers derive their names from the system for sequential synthesis and verification under development at Berkeley [1]. It has been shown that sequential synthesis and verification are closely related [3]. The proposed model checkers use this observation by applying a set of synergistic transforms, intending to solve the verification problem or to synthesize it down, hoping it is solved by the subsequent steps.

The integrated model checker (ABC) combines the following transforms: combinational equivalence checking [12], improved bounded model checking [8], phase-abstraction [2], minimum-register retiming with the guaranteed equivalent initial state [7], AIG-based combinational logic synthesis [11], *k*-step induction with speculative reduction [14][9], interpolation [10], and BDD-based reachability with non-linear quantification scheduling [4]. The overall pseudo-code of the model checker is discussed in [13].

The bounded model checker (ABmC) performs AIG-based synthesis, the AIG-to-CNF conversion using technology mapping [6], followed by a sequence of incremental runs of a SAT solver.

The SAT solver called internally is MiniSat-C\_v1.14.1 [5], with an added capability to store learned clauses for the use in interpolation and unsatisfiable-core computation.

### References

- [1] Berkeley Logic Synthesis and Verification Group. *ABC: A System for Sequential Synthesis and Verification*. http://www.eecs.berkeley.edu/~alanmi/abc/
- [2] P. Bjesse and J. Kukula. "Automatic generalized phase abstraction for formal verification". Proc. ICCAD 2005.
- [3] R. Brayton, "The synergy between logic synthesis and equivalence checking", *Keynote at FMCAD*'07. http://www.cs.utexas.edu/users/ hunt/FMCAD/2007/presentations/fmcad07\_brayton.ppt
- [4] P. Chauhan, E. M. Clarke, S. Jha, J. Kukula, T. Shiple, H. Veith, and D. Wang, "Non-linear quantification scheduling in image computation", Proc. ICCAD 2001. http://www.cs.cmu.edu/~dongw/iccad01.pdf
- [5] N. Een and N. Sörensson, "An extensible SAT-solver". *Proc. SAT '03*. http://www.cs.chalmers.se/Cs/Research/FormalMethods/MiniSat
  [6] N. Een, A. Mishchenko, and N. Sorensson, "Applying logic synthesis to speedup SAT", Proc. SAT '07.
- http://www.eecs.berkeley.edu/~alanmi/publications/2007/sat07\_map.pdf
- [7] A. P. Hurst, A. Mishchenko, and R. K. Brayton, "Scalable min-area retiming under simultaneous delay and initial state constraints". Proc. DAC '08. http://www.eecs.berkeley.edu/~alanmi/publications/2008/dac08\_hurst.pdf
- [8] A. Kuehlmann. "Dynamic transition relation simplification for bounded property checking", Proc. ICCAD '04.
- http://www.cadence.com/company/cadence\_labs/kuehl\_ICCAD\_2004\_Dynamic.pdf [9] F. Lu and K.-T. Cheng, "IChecker: An Efficient Invariant Checker", *Proc. HLDVT '06*.
- http://cadlab.ece.ucsb.edu/~web\_adim/publication/2006/mainhldvt4.pdf
- [10] K. L. McMillan, "Interpolation and SAT-based model checking". Proc. CAV '03.
- [11] A. Mishchenko, S. Chatterjee, and R. Brayton, "DAG-aware AIG rewriting: A fresh look at combinational logic synthesis", Proc. DAC '06. http://www.eecs.berkeley.edu/~alanmi/publications/2006/dac06\_rwr.pdf
- [12] A. Mishchenko, S. Chatterjee, R. Brayton, and N. Een, "Improvements to combinational equivalence checking", *Proc. ICCAD '06.* http://www.eecs.berkeley.edu/~alanmi/publications/2006/iccad06\_cec.pdf
- [13] A. Mishchenko, M. Case, R. Brayton, and S. Jang, "Scalable and scalably-verifiable sequential synthesis", *Proc. IWLS'08*. http://www.eecs.berkeley.edu /~alanmi/publications/2008/iwls08\_seq.pdf
- [14] H. Mony, J. Baumgartner, V. Paruthi, R. Kanzelman. "Exploiting suspected redundancy without proving it", *Proc. DAC '05*. http://users.ece.utexas.edu/~mony/eqv.pdf